# SYSTEM MODELLING AND SYNTHESIS WITH HDL

**DTEK0078 2022 Lecture 2** 



#### Moodle

Enrollment key is

**HDL2022** 

Course id is

14534

Course name is

System Modelling and Synthesis with HDL S2022



#### NEWS

First week (29.8. - 2.9.2022). Lectures every day as scheduled:

- Tue 30.08.2022 14:15-16:00 110C, Agora 110C
- Wed 31.08.2022 12:15-14:00 110C, Agora 110C
- Thu 01.09.2022 14:15-16:00 110C, Agora 110C CANCELLED BECAUSE OF OVERLAPPIN MANDATORY COURSE

Second week. Lectures are on Tuesday and Wednesday. On Thursday, we have the first exercise.



#### **Course Book**

- Effective Coding with VHDL: Principles and Best Practice By Ricardo Jasinski
- Can be found here <a href="https://mitpress.mit.edu/books/effective-coding-vhdl">https://mitpress.mit.edu/books/effective-coding-vhdl</a>
  - On other online bookstores as well











## Other Good books



# Good to know





#### **Free Format**

- VHDL is a "free format" language
- No formatting conventions, such as spacing or indentation imposed by VHDL compilers
  - Space and carriage return treated the same way

#### Example:

```
if (x=y) then

or
   if (x=y) then

or
   if (x = y)
     then

are all equivalent
```



## Naming and Labeling

• VHDL is case <u>insensitive</u> Example:

Names or labels

databus

Databus

DataBus

**DATABUS** 

are all equivalent



#### **Comments**

Comments are indicated with a "double dash"

```
"___"
```

- Comment indicator can be placed anywhere in the line
- Any text that follows in the <u>same</u> line is treated as a comment
- Carriage return terminates a comment
- No method for commenting a block extending over a couple of lines

#### Examples:

-- this is a comment

xy <= x \* y; -- comments also work in the end of a line



## Basic VHDL Concepts

- Entities
- Architectures
- Packages





## Main Design Units in VHDL

Entity declaration (Primary unit)

Architecture body (Secondary unit)

Design entity

Package declaration (Primary unit)

Package body (Secondary unit)

Package



### **Entity and Architecture**



- An entity declaration describes a module from an external viewpoint
- A generic list and a port list. Both lists are optional, but any entity that is intended for synthesis needs ports
- A port can be
  - IN
  - OUT
  - INOUT
  - BUFFER (do not use!, use OUT instead (HDL2008))



#### **Port Modes**

The *Port Mode* of the interface describes the direction in which data travels with respect to the component

- In: Signal can only be read, that is, it can appear only on the right side of a signal or variable assignment
- Inout: The value of a bi-directional port can be read and written. It can appear on both sides of a signal assignment
- Out: Depending on the VHDL version out can only be written or read as well
- Buffer: Output signal, but it can also be read, and therefore a signal can appear on both sides of a signal assignment.
  - Not recommended to be used in the synthesisable code OR in general



#### **Port Modes Out and Buffer**

- Out port is intended to be used when there is no internal use of the port's value
- Buffer port is intended to be used when the port's value is used within the module

- In VHDL-2002, the rules for **buffer** ports were relaxed
  - Allowed to be connected to external out and buffer ports
- In VHDL-2008, the restriction on reading out ports is removed



### **Entity and Architecture**

- An architecture body specifies the operation of a module, describing its internal behavior or structure
- An architecture body is always associated with a single entity declaration





# Statements and Declarations in VHDL code







## **Design Entity**

- Entity
  - Defines the interface of the module
- Architecture
  - Defines the behaviour of the module





## **Design Entity**

- Entity
  - Defines the interface of the module
- Several Architecture
  - Different implementations of the model
  - Same entity





## **An Example Module**

entity

architecture



## HDL Coding Styles



## **HDL Coding Styles**

#### Dataflow

 Concurrents signal assignments

#### Behavioural

 Process statements

#### Structural

Component instantiations

 Depending on the system being desinged, one style may be the most intuitive to use



## Dataflow Modelling

- Functionality is implemented with concurrent statements
- Statements define the actual flow of data
- In statements, one can use logical operators as well as selected and conditional signal assingments

```
architecture dataflow of SR_flipflop is
begin

gate_1 : q <= s_n nand q_n;
gate_2 : q_n <= r_n nand q;
end architecture dataflow;</pre>
```



## **Behavioural Modelling**

- Algorithmic presentation
  - No implementation information
  - Defines how the system is to behave

```
architecture checking of SR_flipflop is
begin

set_reset : process (S, R) is
begin
    assert S nand R;
    if S then
       Q <= '1';
    end if;
    if R then
       Q <= '0';
    end if;
    end process set_reset;
end architecture checking;</pre>
```



## Structural Modelling

- System is implemented as a composition of subsystems
- Interconnection of components
  - Signals for internal connections

```
architecture struct of reg4 is
begin

bit0 : entity work.edge_triggered_Dff(behavioral)
   port map (d0, clk, clr, q0);
bit1 : entity work.edge_triggered_Dff(behavioral)
   port map (d1, clk, clr, q1);
bit2 : entity work.edge_triggered_Dff(behavioral)
   port map (d2, clk, clr, q2);
bit3 : entity work.edge_triggered_Dff(behavioral)
   port map (d3, clk, clr, q3);
end architecture struct;
```



## **HDL Coding Styles**

```
architecture checking of SR_flipflop is
begin

set_reset : process (S, R) is
begin
    assert S nand R;
    if S then
       Q <= '1';
    end if;
    if R then
       Q <= '0';
    end if;
    end process set_reset;
end architecture checking;</pre>
```

```
architecture struct of reg4 is
begin

bit0 : entity work.edge_triggered_Dff(behavioral)
   port map (d0, clk, clr, q0);
bit1 : entity work.edge_triggered_Dff(behavioral)
   port map (d1, clk, clr, q1);
bit2 : entity work.edge_triggered_Dff(behavioral)
   port map (d2, clk, clr, q2);
bit3 : entity work.edge_triggered_Dff(behavioral)
   port map (d3, clk, clr, q3);
end architecture struct;
```

```
architecture dataflow of SR_flipflop is
begin

gate_1 : q <= s_n nand q_n;
gate_2 : q_n <= r_n nand q;
end architecture dataflow;</pre>
```



**Packages** 

## Main Design Units in VHDL

Entity declaration (Primary unit)

Architecture body (Secondary unit)

Design entity

Package declaration (Primary unit)

Package body (Secondary unit)

Package



## Package Declaration and Package Body

- Packages are a mechanism for sharing and reusing code across design units
- The most common items in a package declaration are types, constants, subprogram declarations, and component declarations
  - Anything that should not be publicly visible should be in the package body instead
- In practice, every design uses packages
  - The standard packages provide types that are commonly needed in a large number of designs, as well as the operations to work with these types



• A design library is a logical storage area for compiled design units

| Packages                             | Library | Standard Number | Standard Title                                                                               |
|--------------------------------------|---------|-----------------|----------------------------------------------------------------------------------------------|
| standard, textio                     | std     | IEEE Std 1076   | IEEE Standard VHDL Language Reference<br>Manual                                              |
| std_logic_1164                       | ieee    | IEEE Std 1164   | IEEE Standard Multivalue Logic System<br>for VHDL Model Interoperability<br>(Std_logic_1164) |
| numeric_bit, numeric_std             | ieee    | IEEE Std 1076.3 | IEEE Standard VHDL Synthesis Packages                                                        |
| std_logic_unsigned, std_logic_signed | ieee    | None            | None                                                                                         |
| std_logic_arith                      | ieee    | None            | None                                                                                         |

Libraries can be found in Vivado's install directory:
 Vivado\2021.2\data\vhdl\src\ieee 2008



### **Visibility of Declarations**

 A use clause turns declarations that were visible only by selection into directly visible declarations

-- Declare the name of a library so that we can use it in the code.

#### library ieee;

-- "Import" declarations from package std\_logic\_1164 into the current design unit.

```
use ieee.std_logic_1164.all;
```



```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
entity half_adder is
port(
 x,y: in std_logic;
 sum, carry: out std_logic);
end half_adder;
architecture myadder of half adder is
begin
 sum <= x xor y;
 carry <= x and y;
end myadder;
```

library

entity

architecture



| Function | Operand Types                        | Result Type             | es          | Package            |
|----------|--------------------------------------|-------------------------|-------------|--------------------|
| +        | signed, unsigned integer, natural    | signed, unsigned        |             | numeric_std        |
| _        | signed, unsigned integer, natural    | signed, unsigned        |             | numeric_std        |
| *        | signed, unsigned integer, natural    | signed, unsigned        |             | numeric_std        |
| /        | signed, unsigned integer, natural    | signed, unsigned        |             | numeric_std        |
| rem      | signed, unsigned integer, natural    | signed, unsigned        |             | numeric_std        |
| mod      | signed, unsigned integer, natural    | signed, unsigned        |             | numeric_std        |
| +        | signed, unsigned integer, std_logic  | signed, unsigned std_lo | ogic_vector | std_logic_arith    |
| _        | signed, unsigned integer, std_logic  | signed, unsigned std_lo | ogic_vector | std_logic_arith    |
| *        | signed, unsigned integer, std_logic  | signed, unsigned, std_l | ogic_vector | std_logic_arith    |
| +        | std_logic, integer, std_logic_vector | std_logic_vector        |             | std_logic_unsigned |
| -        | std_logic, integer, std_logic_vector | std_logic_vector        |             | std_logic_unsigned |
| *        | std_logic, integer, std_logic_vector | std_logic_vector        |             | std_logic_unsigned |
| >        | signed, unsigned integer, natural    | boolean                 | numeric_    | std                |
| <        | signed, unsigned integer, natural    | boolean                 | numeric_    | std                |
| =        | signed, unsigned integer, natural    | boolean                 | numeric_    | std                |
| >=       | signed, unsigned integer, natural    | boolean                 | numeric_    | std                |



| Function | Operand Types                     | Result Types     | Package            |
|----------|-----------------------------------|------------------|--------------------|
| <=       | signed, unsigned integer, natural | boolean          | numeric_std        |
| /=       | signed, unsigned integer, natural | boolean          | numeric_std        |
| >        | signed, unsigned integer          | boolean          | std_logic_arith    |
| <        | signed, unsigned integer          | boolean          | std_logic_arith    |
| =        | signed, unsigned integer          | boolean          | std_logic_arith    |
| >=       | signed, unsigned integer          | boolean          | std_logic_arith    |
| <=       | signed, unsigned integer          | boolean          | std_logic_arith    |
| /=       | signed, unsigned integer          | boolean          | std_logic_arith    |
| >        | std_logic_vector, integer         | std_logic_vector | std_logic_unsigned |
| <        | std_logic_vector, integer         | std_logic_vector | std_logic_unsigned |
| =        | std_logic_vector, integer         | std_logic_vector | std_logic_unsigned |
| >=       | std_logic_vector, integer         | std_logic_vector | std_logic_unsigned |
| <=       | std_logic_vector, integer         | std_logic_vector | std_logic_unsigned |
| /=       | std_logic_vector, integer         | std_logic_vector | std_logic_unsigned |



| Function     | Operand Types             | Result Types     | Package            |
|--------------|---------------------------|------------------|--------------------|
| shift_left   | signed, unsigned, natural | signed, unsigned | numeric_std        |
| shift_right  | signed, unsigned, natural | signed, unsigned | numeric_std        |
| rotate_left  | signed, unsigned, natural | signed, unsigned | numeric_std        |
| rotate_right | signed, unsigned, natural | signed, unsigned | numeric_std        |
| sll          | signed, unsigned, integer | signed, unsigned | numeric_std        |
| srl          | signed, unsigned, integer | signed, unsigned | numeric_std        |
| rol          | signed, unsigned, integer | signed, unsigned | numeric_std        |
| ror          | signed, unsigned, integer | signed, unsigned | numeric_std        |
| shl          | signed, unsigned integer  | signed, unsigned | std_logic_arith    |
| shr          | signed, unsigned integer  | signed, unsigned | std_logic_arith    |
| shl          | std_logic_vector, integer | std_logic_vector | std_logic_unsigned |
| shr          | std_logic_vector, integer | std_logic_vector | std_logic_unsigned |



## Numeric STD Summary

#### Summary of NUMERIC\_STD



```
TO INTEGER
            [UNSIGNED
                                return INTEGER
TO INTEGER
            [SIGNED
                                return INTEGER
TO UNSIGNED [NATURAL,
                       NATURAL | return UNSIGNED
TO SIGNED
                       NATURAL] return SIGNED
            [INTEGER,
RESIZE
            [UNSIGNED, NATURAL] return UNSIGNED
RESIZE
            [SIGNED,
                       NATURAL] return SIGNED
```

Copyright @ Doulos



## Numeric STD Conversions

#### **Numeric Std Conversions**





#### **Some Conversions**

Convert from Integer to Signed using Numeric\_Std

```
signal input_3 : integer;
signal output_3 : signed(3 downto 0);
output_3 <= to_signed(input_3, output_3'length);</pre>
```

Convert from Integer to Std\_Logic\_Vector using Numeric\_Std

```
signal input_1 : integer;
signal output_1a : std_logic_vector(3 downto 0);
signal output_1b : std_logic_vector(3 downto 0);

-- This line demonstrates how to convert positive integers
output_1a <= std_logic_vector(to_unsigned(input_1, output_1a'length));
-- This line demonstrates how to convert positive or negative integers
output_1b <= std_logic_vector(to_signed(input_1, output_1b'length));</pre>
```



## Library and Package declarations - syntax

LIBRARY library\_name; USE library\_name.package\_name.package\_parts;



